Price Reductions
We have cut the list price of our MACSEC product range substantially for a trial period..
The G3 core is available as VHDL or Verilog source code.
Algotronix can also provide a design service to extend or tailor the core to meet the specific requirements of your application.
Datasheets and Applications Information:
Low area, pipelined implementation of AES with moderate key latency suitable for video encryption/decryption.
Based on the NIST validated (Cert #953) AES-G3 implementation of the Advanced Encryption Standard
Supports 128, 192 and 256 bit keys
Targets all modern FPGA families from Xilinx, Altera, Lattice and Actel
High speed: can be clocked at pixel clock frequency even on low cost FPGA families
Supplied as easily customizable portable VHDL or Verilog to allow customers to conduct their own code review in high-security applications
Supplied with comprehensive test bench